DocumentCode :
2588566
Title :
Modeling and verification of globally asynchronous and locally synchronous ring architectures
Author :
Dasgupta, Sohini ; Yakovlev, Alex
Author_Institution :
Sch. of EECE, Newcastle upon Tyne Univ., UK
fYear :
2005
fDate :
7-11 March 2005
Firstpage :
568
Abstract :
The paper demonstrates a prevalent global deadlock situation resulting from a local deadlock in a GALS (globally asynchronous and locally synchronous) ring architecture. We present a novel design for building systems which are tolerant to such deadlocks arising in the local modules. The paper concentrates on the modeling of the proposed design methodology and its correctness is proved with the help of a public domain verification tool.
Keywords :
VLSI; computer architecture; electronic design automation; integrated circuit design; modules; system-on-chip; VLSI systems; design methodology modeling; global deadlock; globally-asynchronous locally-synchronous ring architectures; interface logic; local deadlock; public domain verification tool; synchronous modules; system-on-chip; Buildings; Circuits; Clocks; Design methodology; Electronic mail; System recovery; System-on-a-chip; Throughput; Transceivers; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2005. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2288-2
Type :
conf
DOI :
10.1109/DATE.2005.212
Filename :
1395628
Link To Document :
بازگشت