• DocumentCode
    258922
  • Title

    Design and Analysis of High Speed Low Power Reusable on Chip Bus Based on Wishbone

  • Author

    Bachanna, Prashant ; Jalad, Vivek ; Shetkar, Sharanbasappa

  • Author_Institution
    Dept. of Electron. & Commun. Eng., Lingaraj Appa Eng. Coll., Bidar, India
  • fYear
    2014
  • fDate
    8-10 Jan. 2014
  • Firstpage
    197
  • Lastpage
    200
  • Abstract
    FPGA and ASIC design based on SoC technology have been widely used in the embedded systems. A flexible interconnection scheme is crucial in SoC design. In this paper, we adopt the Wishbone bus to interconnect a variety of devices due to its open architecture and many a free IP core with a Wishbone interface supplied by Open Cores organization. In general SoC system, a single bus interconnects all devices that are not divided into high-performance unit such as CPU, on-chip ram and low speed devices like uart, gpio and so on. It leads to a big problem: all Wishbone bus cycles run at the speed of the slowest device. We have to add the corresponding logic to regulate the system frequency for some low-speed devices, but it causes a new problem which increases the overall system power consumption. In view of the drawback, based on Wishbone bus, the paper proposes a double bus that makes first level Wishbone bus and the second level bus to interconnect the different devices according to the speed of the devices. Finally, we set up a SoC system to verify the performance of the proposed bus and the result shows that the double bus is feasible in low-power SoC design.
  • Keywords
    application specific integrated circuits; embedded systems; field programmable gate arrays; integrated circuit design; integrated circuit interconnections; low-power electronics; system-on-chip; ASIC design; CPU; FPGA; SoC technology; Wishbone bus cycles; Wishbone interface; embedded systems; flexible interconnection scheme; free IP core; high speed low power reusable on chip bus; high-performance unit; low speed devices; low-power SoC design; on-chip ram; system frequency regulation; system power consumption; Bridges; Data communication; Decoding; Hardware; IP networks; Synchronization; System-on-chip;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Signal and Image Processing (ICSIP), 2014 Fifth International Conference on
  • Conference_Location
    Jeju Island
  • Type

    conf

  • DOI
    10.1109/ICSIP.2014.37
  • Filename
    6754876