• DocumentCode
    2590225
  • Title

    Synchronization processor synthesis for latency insensitive systems

  • Author

    Bomel, Pierre ; Martin, Eric ; Boutillon, Emmanuel

  • Author_Institution
    LESTER, Univ. de Bretagne Sud, Lorient, France
  • fYear
    2005
  • fDate
    7-11 March 2005
  • Firstpage
    896
  • Abstract
    In this paper we present our contribution in terms of synchronization processor for a SoC design methodology based on the theory of the latency insensitive systems (LIS) of Carloni et al. (2001). Our contribution consists in IP encapsulation into a new wrapper model whose speed and area are optimized and synthetizability guaranteed. The main benefit of our approach is to preserve the local IP performance when encapsulating them and reduce SoC silicon area.
  • Keywords
    embedded systems; industrial property; performance evaluation; synchronisation; system-on-chip; IP encapsulation; SoC design; latency insensitive systems; local IP performance; synchronization processor synthesis; wrapper model; Clocks; Costs; Delay; Design methodology; Integrated circuit interconnections; Logic; Processor scheduling; Shift registers; Silicon; Synchronization;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design, Automation and Test in Europe, 2005. Proceedings
  • ISSN
    1530-1591
  • Print_ISBN
    0-7695-2288-2
  • Type

    conf

  • DOI
    10.1109/DATE.2005.287
  • Filename
    1395697