DocumentCode :
2592035
Title :
Evaluation of error-resilience for reliable compression of test data
Author :
Hashempour, Hamidreza ; Schiano, Luca ; Lombardi, Fabrizio
Author_Institution :
IC Dev. & Appl. Res., LTX Corp., San Jose, CA, USA
fYear :
2005
fDate :
7-11 March 2005
Firstpage :
1284
Abstract :
This paper addresses error-resilience as the capability to tolerate bit-flips in a compressed test data stream (which is transferred from an automatic test equipment (ATE) to the device-under-test (DUT)). In an ATE, bit-flips may occur in either the electronics components of the loadboard, or the high speed serial communication links (between the user interface workstation and the head). It is shown that errors caused by bit-flips can seriously degrade the test quality (as measured by coverage) of the compressed data streams. The effects of bit-flips on compression are analyzed and various test data compression techniques are evaluated. It is shown that for benchmark circuits, coverage of test sets can be reduced by 10%-30%.
Keywords :
automatic test equipment; data compression; fault tolerance; industrial property; logic testing; system-on-chip; ATE; DUT; SoC; automatic test equipment; bit-flips; compressed test data stream; device-under-test; electronics loadboard components; error resilience; fault coverage; high speed serial communication links; intellectual property cores; reliable compression; system-on-chip; Automatic test equipment; Automatic testing; Circuit testing; Costs; Electronic components; Huffman coding; Integrated circuit testing; Manufacturing; System-on-a-chip; Test data compression; compression; error resilience; fault tolerance; reliable operation of ATE; yield;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2005. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2288-2
Type :
conf
DOI :
10.1109/DATE.2005.142
Filename :
1395770
Link To Document :
بازگشت