DocumentCode :
2592236
Title :
Spaceborne mass storage device with fault-tolerant memories
Author :
Haraszti, T.P. ; Mento, R.P. ; Moyer, N.E.
Author_Institution :
Microcirc Associates, Newport Beach, CA, USA
fYear :
1990
fDate :
15-18 Oct 1990
Firstpage :
53
Lastpage :
57
Abstract :
The development of fault-tolerant radiation-hardened CMOS memories for gigabit mass storage devices, is discussed, and the feasibility of these innovative memories to satisfy all requirements of application in advanced spaceborne and airborne computing systems is demonstrated. Novel orthogonal shuffle circuits, error correction by weighted codes, associative repair, and hierarchical architecture are proposed for spaceborne mass storage devices. Tests on experimental 10-Mbit and 40-Mbit monolithic CMOS static memories demonstrated read and write data rates of 120 MHz, module access time of 25 nsec, power dissipation of 880 mW, and radiation hardness of 1 Mrd(Si) with projected mean time between failures of 500 kh. On the wafer, 256-kbit chips are organized in a serial-parallel memory configuration. Battery back-up provides a data retention time of ten years. The experimental memory devices were fabricated with low-cost unhardened CMOS bulk VLSI processing technology. A very large increase in density and radiation hardness through the use of advanced radiation-hardened processing technologies is predicted
Keywords :
CMOS integrated circuits; VLSI; aerospace computing; aerospace instrumentation; error correction; fault tolerant computing; integrated circuit technology; integrated memory circuits; memory architecture; radiation hardening (electronics); 10 Mbit; 120 MHz; 25 ns; 40 Mbit; VLSI; airborne computing; associative repair; battery backup; density; fault-tolerant memories; hierarchical architecture; module access time; monolithic CMOS static memories; orthogonal shuffle circuits; radiation hardness; radiation-hardened CMOS memories; read data rates; serial-parallel memory configuration; spaceborne computing; spaceborne mass storage devices; weighted codes; write data rates; Batteries; CMOS process; CMOS technology; Circuit testing; Computer architecture; Error correction codes; Fault tolerance; Fault tolerant systems; Power dissipation; Read-write memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Avionics Systems Conference, 1990. Proceedings., IEEE/AIAA/NASA 9th
Conference_Location :
Virginia Beach, VA
Type :
conf
DOI :
10.1109/DASC.1990.111261
Filename :
111261
Link To Document :
بازگشت