• DocumentCode
    259304
  • Title

    VHDL Implementation of Scheduled Dataflow Architecture and the Impact of Efficient Way of Passing of Data

  • Author

    Arul, Joseph M. ; Han-Yao Ko ; Hwa-Yuan Chung

  • Author_Institution
    Dept. of CSIE, Fu Jen Catholic Univ., Taipei, Taiwan
  • fYear
    2014
  • fDate
    Feb. 27 2014-March 1 2014
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    Since the invention of microprocessors around 1970, CPU performance improvement together with the Instruction Level Parallelism (ILP) had been the main focus of the computer industry. Recently, ILP seemed to have reached its limit and together with the problem of power consumption and heat dissipation, emerged the multi-core era. The focus had shifted from ILP to Thread Level Parallelism (TLP) and efficient use of multi-core processors. However, the detection of RAW hazard technique relies on complex hardware in the current computers, which may cause the designers to make the CPU consume lot of energy and the design to be more complex. By using dataflow paradigm, this can naturally eliminate the RAW hazards. This new architecture uses a paradigm, to closely link the ILP and TLP by combining the sequential and dataflow approach. It is designed using VHDL language and tested on Alter a DE2 board. With just two register sets, tremendous amount of performance improvement can be gained. This architecture not only reduces the latency of memory accesses, but also can be suitable for multithreaded multi-core platforms.
  • Keywords
    data flow computing; hardware description languages; instruction sets; multi-threading; multiprocessing systems; parallel architectures; power aware computing; processor scheduling; Altera DE2 board; CPU performance improvement; ILP; RAW hazard technique; TLP; VHDL language; complex hardware; computer industry; data passing; heat dissipation; instruction level parallelism; microprocessor; multicore processor; power consumption; scheduled dataflow architecture; sequential approach; thread level parallelism; Computer architecture; Hardware; Instruction sets; Parallel processing; Pipelines; Registers; Architecture; Dataflow; Decoupled; Multithread; VHDL;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computing and Communication Technologies (WCCCT), 2014 World Congress on
  • Conference_Location
    Trichirappalli
  • Print_ISBN
    978-1-4799-2876-7
  • Type

    conf

  • DOI
    10.1109/WCCCT.2014.62
  • Filename
    6755093