DocumentCode :
2598299
Title :
Standard error in die yield projections from defect test structures
Author :
Mitchell, Michael A. ; Sullwold, James ; Figura, Chris ; Forner, Linda
Author_Institution :
Honeywell Inc., Plymouth, MN, USA
fYear :
1989
fDate :
13-14 March 1989
Firstpage :
189
Lastpage :
192
Abstract :
Large-area defect test structures provide valuable information about yield inhibitors that in most cases can be obtained only with a great deal more difficulty from VLSI circuits themselves. Effective use of the test structures depends on the sizes of the critical features on the test structure relative to the VLSI circuits being manufactures, and the errors made in estimating yield from test structure data. The standard prediction error (SPE) for die yield and its implications for test structure design are discussed. A binomial simulation of projected error is made that allows one to assess the contribution of the variation in yield from pure chance excluding error sources such as measurement errors. The simulated error is smaller than the SPE.
Keywords :
VLSI; error statistics; integrated circuit testing; production testing; VLSI circuits; binomial simulation; critical feature size; defect test structures; die yield projections; standard prediction error; yield inhibitors; Circuit simulation; Circuit testing; Dielectrics; Electronic equipment testing; Equations; Extrapolation; Inhibitors; Least squares methods; System testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronic Test Structures, 1989. ICMTS 1989. Proceedings of the 1989 International Conference on
Print_ISBN :
0-87942-714-0
Type :
conf
DOI :
10.1109/ICMTS.1989.39307
Filename :
39307
Link To Document :
بازگشت