DocumentCode :
2599093
Title :
Test vector compression technique in system-on-chip
Author :
Biswas, Satyendra N. ; Das, Sunil R. ; Assaf, Mansour H. ; Hossain, Abrar
Author_Institution :
Dept. of Electr. Eng. Technol., Georgia Southern Univ., Statesboro, GA, USA
fYear :
2009
fDate :
5-7 May 2009
Firstpage :
1126
Lastpage :
1131
Abstract :
Some further studies on a hybrid test vector compression technique for VLSI circuits are presented in this paper. In the method proposed herein, the test vectors are first compacted in a hybrid fashion; next, these compressed test vectors are downloaded in the on-chip memory. The decompression software is also loaded in the memory along with test data. The decompression software then decodes the compressed test vectors for testing the specific circuit under test. The current scheme incorporates some new concepts for lossless compression, viz. Burrows-Wheeler transform and associative coder of Buyanovsky transformation. The compression program need not be loaded into the embedded processor, as only the decompression of test data is needed for the automatic test equipment. The developed technique requires minimal memory; besides, the on-chip embedded processor core can be reused for normal operation after testing. The validity of the methodology has been demonstrated through multiple simulation experiments on ISCAS 85 combinational as well as ISCAS 89 sequential benchmark circuits.
Keywords :
VLSI; combinational circuits; embedded systems; integrated circuit testing; sequential circuits; system-on-chip; Burrows-Wheeler transform; Buyanovsky transformation; ISCAS 85 combinational circuit; ISCAS 89 sequential benchmark circuit; VLSI circuit; automatic test equipment; decompression software; embedded processor; hybrid test vector compression technique; lossless compression; on-chip memory; system-on-chip testing; Automatic test equipment; Automatic testing; Benchmark testing; Circuit simulation; Circuit testing; Decoding; Software testing; System testing; System-on-a-chip; Very large scale integration; Associative coder of Buyanovsky (ACB); Burrows-Wheeler transformation (BWT); intellectual property (IP) core; system-on-chip (SOC) testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Instrumentation and Measurement Technology Conference, 2009. I2MTC '09. IEEE
Conference_Location :
Singapore
ISSN :
1091-5281
Print_ISBN :
978-1-4244-3352-0
Type :
conf
DOI :
10.1109/IMTC.2009.5168623
Filename :
5168623
Link To Document :
بازگشت