Title :
Channel architecture optimization for performance and routability of row-based FPGAs
Author :
Roy, Kaushik ; Nag, Sudip ; Dutta, Santanu
Author_Institution :
Texas Instrum., Dallas, TX, USA
Abstract :
Considers routability and performance-driven optimization of a segmented channel architecture for row-based field programmable gate arrays (FPGAs). The routability of a channel and the performance of the routed circuit may have conflicting requirements. For a given number of tracks, very short segments usually enhance routability at the expense of performance. A simulated annealing-based channel segmentation optimization scheme has been developed, which enhances channel routability and performance based on the correlation between segment and net distributions. Excellent results have been obtained for a set of benchmark examples and industrial designs
Keywords :
circuit optimisation; field programmable gate arrays; network routing; simulated annealing; benchmark examples; channel routability; conflicting requirements; correlation; industrial designs; net distributions; performance-driven optimization; row-based field programmable gate arrays; segment distributions; segmented channel architecture; simulated annealing-based channel segmentation optimization scheme; tracks; Circuit simulation; Delay; Electric resistance; Field programmable gate arrays; Instruments; Logic programming; Pins; Programmable logic arrays; Routing; Simulated annealing;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1993. ICCD '93. Proceedings., 1993 IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-4230-0
DOI :
10.1109/ICCD.1993.393377