Title :
Dispatching of lots to dynamically reduce the wafers at risk in semiconductor manufacturing
Author :
Rodriguez-Verjan, Gloria ; Tartiere, Eric ; Pinaton, Jacques ; Dauzère-Pérès, Stéphane ; Thieullen, Alexis
Author_Institution :
Centre Microelectron. de Provence, Ecole des Mines de St.-Etienne, Gardanne, France
Abstract :
This paper presents a lot dispatching strategy to reduce the Wafer at Risk (W@R) on process tools, i.e. the number of wafers processed between two defectivity inspections. Due to the highly complex manufacturing process and the molecular scope of operations, defectivity inspections are critical for sustaining high yield levels of products. The novel dispatching strategy guides operators in selecting lots that will later be controlled in defectivity. Results show that the system is effective since the impact of measures has improved and the Wafer at Risk on process tools has been reduced.
Keywords :
inspection; integrated circuit manufacture; manufacturing processes; risk management; complex manufacturing process; defectivity inspections; dispatching strategy guides operators; lot dispatching strategy; process tools; semiconductor manufacturing; wafers; Conferences; Dispatching; Inspection; Manufacturing processes; Materials; Process control;
Conference_Titel :
Automation Science and Engineering (CASE), 2012 IEEE International Conference on
Conference_Location :
Seoul
Print_ISBN :
978-1-4673-0429-0
DOI :
10.1109/CoASE.2012.6386374