DocumentCode :
26034
Title :
A Spur-Frequency-Boosting PLL With a −74 dBc Reference-Spur Suppression in 90 nm Digital CMOS
Author :
Elsayed, Mohamed M. ; Abdul-Latif, Mohammed ; Sanchez-Sinencio, Edgar
Author_Institution :
Analog & Mixed-Signal Center, Texas A&M Univ., College Station, TX, USA
Volume :
48
Issue :
9
fYear :
2013
fDate :
Sept. 2013
Firstpage :
2104
Lastpage :
2117
Abstract :
An architectural solution for designing a low-reference-spur PLL is proposed. A spur-frequency boosting block is inserted between the phase-frequency detector and the charge pump to boost the charge pump input frequency. Hence, the spur at the reference frequency is eliminated and is frequency-boosted to a higher frequency, fB, at which the PLL gain is much less resulting in greater suppression. Quantitative analysis of the charge pump spurs is presented to clarify the different tradeoffs affecting the output spurs level. The proposed technique breaks the classical trade off between the different PLL parameters. It adds a degree of freedom in PLL design to reduce the reference spur level without reducing neither the loop bandwidth nor the voltage-controlled oscillator´s gain (KVCO). A 3.6 GHz PLL prototype is fabricated using UMC 90 nm digital CMOS technology. A -74 dBc reference-spur suppression is measured along with a (KVCOref) ratio of 16.67 and a (ωGBWref) ratio of 1/20. The proposed architecture provides additional spur suppression of 30 dB compared to a conventional PLL and, to the best of the authors´ knowledge, this PLL provides the best normalized reference-spur rejection in literature. The prototype occupies 0.063 mm2.
Keywords :
CMOS digital integrated circuits; MMIC oscillators; digital phase locked loops; field effect MMIC; voltage-controlled oscillators; charge pump input frequency; digital CMOS technology; frequency 3.6 GHz; low-reference-spur PLL; normalized reference-spur rejection; output spur level; phase-frequency detector; reference-spur suppression; size 90 nm; spur-frequency boosting block; spur-frequency-boosting PLL; voltage-controlled oscillator; Bandwidth; Boosting; Capacitors; Charge pumps; Phase frequency detector; Phase locked loops; Voltage-controlled oscillators; PLL; Phase locked loop; frequency synthesizers; low spurs; reference spurs; spur boosting; spur regeneration; spurs; time-to-voltage converters; voltage-to-time converters;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2013.2266865
Filename :
6553403
Link To Document :
بازگشت