DocumentCode :
2603509
Title :
A new method to estimate phases of sinusoidal jitter to evaluate high-speed links
Author :
Chang, Yu ; Madden, Chris ; Schmitt, Ralf
Author_Institution :
Rambus Inc., Sunnyvale, CA, USA
fYear :
2011
fDate :
23-26 Oct. 2011
Firstpage :
227
Lastpage :
230
Abstract :
Analysis of high-speed links requires modeling of timing noise in devices and clock architecture as well as passive inter-connections. With the increased demand on data rate and low power in mobile devices such as 3D PoP, it is more challenging to predict bit error rate (BER) due to their tighten timing and voltage constraints. Phase relationship among different jitter sources becomes a key player deciding how well links perform. A new method based on the subspace concept is proposed to estimate the phases in multi-tone jitter sequences. Its accuracy is much less sensitive to the size of data than FFT based method. For the first time, the phase of one on-chip jitter sensitivity function is characterized out using limited data from measurement.
Keywords :
error statistics; integrated circuit interconnections; integrated circuit noise; jitter; 3D PoP; bit error rate; clock architecture; data rate; high-speed link; mobile device; multitone jitter sequence; on-chip jitter; passive interconnection; phases estimation; sinusoidal jitter; timing noise; voltage constraint; Clocks; Integrated circuit modeling; Jitter; Noise; Noise measurement; Sensitivity; Timing; BER; jitter; phase; subspace; supply noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Performance of Electronic Packaging and Systems (EPEPS), 2011 IEEE 20th Conference on
Conference_Location :
San Jose, CA
ISSN :
pending
Print_ISBN :
978-1-4244-9398-2
Electronic_ISBN :
pending
Type :
conf
DOI :
10.1109/EPEPS.2011.6100233
Filename :
6100233
Link To Document :
بازگشت