DocumentCode :
2607163
Title :
The Evaluation of CMOS Static-Charge Protection Networks and Failure Mechanisms Associated with Overstress Conditions as Related to Device Life
Author :
Gallace, L.J. ; Pujol, H.L.
Author_Institution :
RCA Solid State Division, Somerville, N.J. 08876. 201-685-6081
fYear :
1977
fDate :
28216
Firstpage :
149
Lastpage :
157
Abstract :
This study was performed to evaluate the input protection networks commonly used on CMOS product to protect the sensitive high impedance MOS-gate dielectric from damage or degradation resulting from transients associated with electrostatic discharge during handling. A human-model Thevenin equivalent circuit was developed and used to evaluate the effects of various stress levels and the effectiveness of the protection networks, and to determine the mechanism of failure. Accelerated life tests were conducted on a number of devices to determine if gate-oxide failures were latent defects.
Keywords :
Degradation; Dielectrics; Electrostatic discharge; Equivalent circuits; Failure analysis; Impedance; Life estimation; Performance evaluation; Protection; Stress;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium, 1977. 15th Annual
Conference_Location :
LAs Vegas, NV, USA
ISSN :
0735-0791
Type :
conf
DOI :
10.1109/IRPS.1977.362787
Filename :
4208174
Link To Document :
بازگشت