DocumentCode :
2607598
Title :
The Application of Electrical Overstress Models to Gate Protective Networks
Author :
Wunsch, D.C.
Author_Institution :
The BDM Corporation, Albuquerque, New Mexico 87106. (505) 843-7870
fYear :
1978
fDate :
28581
Firstpage :
47
Lastpage :
55
Abstract :
The study of electrical overstress failure in bipolar semiconductor devices from transients induced from nuclear electromagnetic pulses has resulted in: (1) understanding of failure mechanisms, (2) models to predict failure levels, (3) test techniques, and (4) guidance for hardness assurance and reliability of gate input protective networks. The applicability of failure mechanisms and models for components of gate input protective networks such as resistors, diodes, and interconnect metallization stripes is shown. References to representative detailed publications are given.
Keywords :
Electromagnetic devices; Electromagnetic modeling; Electromagnetic transients; Failure analysis; Predictive models; Protection; Resistors; Semiconductor device reliability; Semiconductor device testing; Semiconductor devices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium, 1978. 16th Annual
Conference_Location :
San Diego, CA, USA
ISSN :
0735-0791
Type :
conf
DOI :
10.1109/IRPS.1978.362817
Filename :
4208207
Link To Document :
بازگشت