DocumentCode :
2610830
Title :
A hierarchical multiprocessor architecture for video coding applications
Author :
Pirsch, F. ; Gehrke, W. ; Hoffer, R.
Author_Institution :
Hannover Univ., Germany
fYear :
1993
fDate :
3-6 May 1993
Firstpage :
1750
Abstract :
A hierarchical multiprocessor architecture for real-time video coding applications is presented. Due to the properties of actual video coding standards, two strategies can be utilized for parallelization, data distribution and task distribution. To exploit the advantages of both approaches, a combination of the named strategies is used in the proposed hierarchical multiprocessor architecture. For optimization of the architecture, an efficiency measure is introduced which considers processing time, silicon area, and the yield of the semiconductor process. Results are given for an implementation example
Keywords :
digital signal processing chips; integrated circuit yield; multiprocessing systems; parallel architectures; task analysis; video coding; video signal processing; data distribution; efficiency measure; hierarchical multiprocessor architecture; processing time; semiconductor process; silicon area; task distribution; video coding applications; video coding standards; yield; Computer architecture; Discrete cosine transforms; Finite impulse response filter; Image coding; Image reconstruction; Image segmentation; Motion estimation; Quantization; TV; Video coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1993., ISCAS '93, 1993 IEEE International Symposium on
Conference_Location :
Chicago, IL
Print_ISBN :
0-7803-1281-3
Type :
conf
DOI :
10.1109/ISCAS.1993.394082
Filename :
394082
Link To Document :
بازگشت