Title :
A class of zero wasted area floorplan for VLSI design
Author :
Wang, Kai ; Chen, Wai-Kai
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Illinois Univ., Chicago, IL, USA
Abstract :
A new approach to solve the floorplan area optimization problem is proposed. Using the analogy between a floorplan and a resistive network, the length and width of an individual block of a floorplan are represented by the voltage and current of a branch in a resistive network of a certain topology. The floorplan area minimization problem becomes a resistive network synthesis problem with a given power dissipation. By applying network and graph theories, a systematic network analogy procedure is developed. Necessary and sufficient conditions for zero wasted area floorplan are also given. An optimal algorithm for solving the optimization problem is proposed by replacing the nonlinear equations with the linear ones. Experimental results show that the authors´ algorithm is efficient and can handle a large floorplan successfully
Keywords :
VLSI; circuit layout CAD; circuit optimisation; graph theory; integrated circuit layout; VLSI design; area optimization problem; graph theories; nonlinear equations; optimization problem; power dissipation; resistive network; zero wasted area floorplan; Circuits; Conductors; Graph theory; Iterative algorithms; Partitioning algorithms; Power dissipation; Resistors; Routing; Very large scale integration; Voltage;
Conference_Titel :
Circuits and Systems, 1993., ISCAS '93, 1993 IEEE International Symposium on
Conference_Location :
Chicago, IL
Print_ISBN :
0-7803-1281-3
DOI :
10.1109/ISCAS.1993.394085