DocumentCode :
2611749
Title :
Robust Evaluation of Weighted Random Logic BIST Structures in Industrial Designs
Author :
Krenz-Baath, René ; Hapke, Friedrich ; Hinze, Rolf ; Meier, Reinhard ; Ryynaenen, Maija ; Glowatz, Andreas
Author_Institution :
Hochschule Hamm-Lippstadt, Hamm, Germany
fYear :
2012
fDate :
5-8 Sept. 2012
Firstpage :
823
Lastpage :
829
Abstract :
This paper presents a highly robust approach to exactly analyze signal probabilities of Weighted Random Logic (WRL) BIST structures. WRL BIST structures are implemented in modern CMOS designs to ensure high defect coverage for example during on-line in-system tests, which are executed periodically in safety applications as needed in automotive designs. Furthermore the paper describes a novel design flow which automatically identifies and evaluates WRL BIST structures in large industrial designs. The complete design flow from calculating the weighted random logic up to its automatic identification and evaluation in pre- and post-layout netlists is discussed in detail. The effectiveness of the new approach has been evaluated on 10 industrial designs and various other test cases. The results show that the memory consumption of the proposed technique does not grow despite of an immense increase of the circuit size.
Keywords :
CMOS logic circuits; built-in self test; logic design; logic testing; probability; WRL BIST structures; automotive designs; industrial designs; memory consumption; modern CMOS designs; on-line in-system tests; post-layout netlists; prelayout netlists; safety applications; signal probabilities; weighted random logic BIST structures; Boolean functions; Built-in self-test; Data structures; Logic gates; Minimization; Polynomials; Robustness;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2012 15th Euromicro Conference on
Conference_Location :
Izmir
Print_ISBN :
978-1-4673-2498-4
Type :
conf
DOI :
10.1109/DSD.2012.115
Filename :
6386979
Link To Document :
بازگشت