Title :
A flexible ASIP decoder for combined binary and non-binary LDPC codes
Author :
Naessens, F. ; Bourdoux, A. ; Dejonghe, A.
Author_Institution :
IMEC, Leuven, Belgium
Abstract :
This paper describes the implementation of a flexible combined binary and non-binary LDPC decoder. The ASIP architecture can be configured allowing re-use between both modes. Key in the architecture is parallelization, which is exploited in the SIMD engine. Binary LDPC codes intrinsically enables parallelization through layered decoding while in the non-binary case different trade-offs can be made. The implementation choice was made base on minimal memory requirement and computational effort. For a combination of supporting binary LDPC present within WLAN and WiMAX standard with non-binary GF(8) LDPC codes, a total area of 5.4 sqmm in commercial 65nm technology would be required. This size can be reduced towards 3.4 sqmm if only half of the non-binary decoding throughput is required.
Keywords :
WiMax; parity check codes; wireless LAN; SIMD engine; WLAN; WiMAX; flexible ASIP decoder; non-binary GF(8) LDPC codes; non-binary LDPC codes; non-binary decoding; size 65 nm; Decoding; Memory management; Parity check codes; Table lookup; WiMAX; Wireless LAN; ASIP; LDPC; decoder; non-binary;
Conference_Titel :
Communications and Vehicular Technology in the Benelux (SCVT), 2010 17th IEEE Symposium on
Conference_Location :
Enschede
Print_ISBN :
978-1-4244-8488-1
Electronic_ISBN :
978-1-4244-8487-4
DOI :
10.1109/SCVT.2010.5720462