DocumentCode :
2612302
Title :
Voids, Cracks, and Hot Spots in Die Attach
Author :
Carlson, R.O. ; Yerman, A.J. ; Burgess, J.F. ; Neugebauer, C.A.
Author_Institution :
General Electric Company, Corporate Research and Development, Schenectady, NY 12345
fYear :
1983
fDate :
30407
Firstpage :
138
Lastpage :
141
Abstract :
The operational life of high power device packages is often limited by metallurgical fatigue of soft solder layers used as joining materials in the package construction. During package fabrication, the solder layers may have voids or cracks which can spread during subsequent operational temperature cycling. To explain the observed range of thermal and electrical resistances after die attach and operation, two types of voids (cracks) are postulated. For one type in which thermal but not electrical conduction is impeded by the void, hot temperature spots form above the void. For the other type in which both thermal and electrical conduction are impeded above the void, there are no hot spots, but the current conducting area is limited, increasing the voltage drops. Experiments to verify these idealized void types are described.
Keywords :
Electric resistance; Fabrication; Fatigue; Impedance; Joining materials; Microassembly; Packaging; Temperature; Thermal conductivity; Thermal resistance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium, 1983. 21st Annual
Conference_Location :
Phoenix, AZ, USA
ISSN :
0735-0791
Type :
conf
DOI :
10.1109/IRPS.1983.361974
Filename :
4208495
Link To Document :
بازگشت