DocumentCode :
2614367
Title :
Analytical thermal placement for VLSI lifetime improvement and minimum performance variation
Author :
Kahng, Andrew B. ; Kang, Sung-Mo ; Li, Wei ; Liu, Bao
Author_Institution :
CSE Dept., UC, La Jolla, CA
fYear :
2007
fDate :
7-10 Oct. 2007
Firstpage :
71
Lastpage :
77
Abstract :
DSM and nanometer VLSI designs are subject to an increasingly significant thermal effect on VLSI circuit lifetime and performance variation, which can be effectively subdued by VLSI placement. We propose analytical placement for accurate and efficient VLSI thermal optimization, and propose minimized maximum on-chip temperature as the thermal optimization objective for improved VLSI lifetime and minimized performance variation. We develop an effective analytical thermal placement technique, as well as an improved analytical placement technique with a new cell spreading function. Our experimental results show that our proposed analytical thermal placement achieves 17.85% and 30.77% maximum on-chip temperature variation reduction as well as 4.61% and 0.45% wirelength reduction respectively for the two industry design test cases compared with thermal-oblivious analytical placement, e.g., APlace.
Keywords :
VLSI; optimisation; DSM; VLSI; analytical thermal placement; lifetime improvement; minimum performance variation; on-chip temperature; thermal optimization; Computational modeling; Finite difference methods; Function approximation; Integrated circuit interconnections; Performance analysis; Temperature; Testing; Thermal conductivity; Thermal resistance; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2007. ICCD 2007. 25th International Conference on
Conference_Location :
Lake Tahoe, CA
ISSN :
1063-6404
Print_ISBN :
978-1-4244-1257-0
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2007.4601882
Filename :
4601882
Link To Document :
بازگشت