Title :
Fine grain 3D integration for microarchitecture design through cube packing exploration
Author :
Liu, Yongxiang ; Ma, Yuchun ; Kursun, Eren ; Reinman, Glenn ; Cong, Jason
Author_Institution :
Dept. of Comput. Sience, California Univ., Los Angeles, CA
Abstract :
Most previous 3D IC research focused on "stacking" traditional 2D silicon layers, so the interconnect reduction is limited to interblock delays. In this paper, we propose techniques that enable efficient exploration of the 3D design space where each logical block can span more than one silicon layers. Although further power and performance improvement is achievable through fine grain 3D integration, the necessary modeling and tool infrastructure has been mostly missing. We develop a cube packing engine which can simultaneously optimize physical and architectural design for effective utilization of 3D in terms of performance, area and temperature. Our experimental results using a design driver show 36% performance improvement (in BIPS) over 2D and 14% over 3D with single layer blocks. Additionally multi-layer blocks can provide up to 30% reduction in power dissipation compared to the single-layer alternatives. Peak temperature of the design is kept within limits as a result of thermal-aware floorplanning and thermal via insertion techniques.
Keywords :
circuit layout; integrated circuit design; 3D IC research; 3D design; cube packing engine; cube packing exploration; fine grain 3D integration; interblock delays; interconnect reduction; logical block; microarchitecture design; multilayer blocks; power dissipation; thermal via insertion techniques; thermal-aware floorplanning; Art; Delay; Design optimization; Engines; Microarchitecture; Power dissipation; Silicon; Space technology; Stacking; Temperature;
Conference_Titel :
Computer Design, 2007. ICCD 2007. 25th International Conference on
Conference_Location :
Lake Tahoe, CA
Print_ISBN :
978-1-4244-1257-0
Electronic_ISBN :
1063-6404
DOI :
10.1109/ICCD.2007.4601911