DocumentCode :
2615594
Title :
Passive compensation for high performance inter-chip communication
Author :
Liu, Chun-Chen ; Zhu, Haikun ; Cheng, Chung-Kuan
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of California, La Jolla, CA
fYear :
2007
fDate :
7-10 Oct. 2007
Firstpage :
547
Lastpage :
552
Abstract :
This paper develops a novel high-speed inter-chip serial signaling scheme with leakage shunt resistors and termination resistors between the signal trace and the ground. For given abstract topology transmission line based on the data for IBM high-end AS/400 system[1] [2], we put termination resistors at the end of receiver and adjust the shunt and termination resistors value to get the optimal distortion-less transmission line. Analytical formulas are derived to predict the worst case jitter and eye-opening based on bitonic step Response Assumption[3]. Our schemes and the other two comparison cases are discussed.
Keywords :
leakage currents; low-power electronics; resistors; system-on-chip; IBM high-end AS/400 system; abstract topology transmission line; bitonic step response assumption; high performance inter-chip communication; inter-chip serial signaling scheme; leakage shunt resistors; optimal distortion-less transmission line; passive compensation; power dissipation; termination resistors; worst case jitter; Delay; Electromagnetic waveguides; Frequency; Jitter; Nonlinear distortion; Power transmission lines; Resistors; Transmission line theory; Transmission lines; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2007. ICCD 2007. 25th International Conference on
Conference_Location :
Lake Tahoe, CA
ISSN :
1063-6404
Print_ISBN :
978-1-4244-1257-0
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2007.4601951
Filename :
4601951
Link To Document :
بازگشت