DocumentCode :
2617220
Title :
Efficient VLSI Implementation of Memory-Based FFT Processors for DVB-T Applications
Author :
Wey, Chin-Long ; Tang, Wei-Chien ; Lin, Shin-Yo
Author_Institution :
Dept. of Electr. Eng., National Central Univ., Jhongli
fYear :
2007
fDate :
9-11 March 2007
Firstpage :
98
Lastpage :
106
Abstract :
This paper presents a radix-2 memory-based FFT processors, namely, MBFFTP, with a memory size of N words for large N complex points, where each word contains 24 bits. The developed MBFFTP meets DVB-T standard and can handle both 2K and 8K modes in the same architecture. The processors have been designed and implemented in TSMC 0.18mum 1P6M process. Results show that simple MBFFTP achieves a maximum work frequency of 173MHz, where its core chip area is approximately 1.80 mm with a core power consumption of 40.80 mW at 55 MHz for 2K mode and 48.16 mW at 65 MHz for 8K mode.
Keywords :
VLSI; digital arithmetic; digital video broadcasting; integrated memory circuits; microprocessor chips; 0.18 micron; 173 MHz; 24 bit; 40.8 mW; 48.16 mW; 55 MHz; 65 MHz; DVB-T applications; DVB-T standard; VLSI implementation; radix-2 memory-based FFT processors; Delay; Digital video broadcasting; Frequency conversion; Frequency estimation; Frequency synchronization; Memory architecture; OFDM; Random access memory; Standards development; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2007. ISVLSI '07. IEEE Computer Society Annual Symposium on
Conference_Location :
Porto Alegre
Print_ISBN :
0-7695-2896-1
Type :
conf
DOI :
10.1109/ISVLSI.2007.43
Filename :
4208901
Link To Document :
بازگشت