DocumentCode :
2618646
Title :
Shared memory implementation of a parallel switch-level circuit simulator
Author :
Chen, Yu-an ; Bagrodia, Rajive
Author_Institution :
Dept. of Comput. Sci., California Univ., Los Angeles, CA, USA
fYear :
1998
fDate :
26-29 May 1998
Firstpage :
134
Lastpage :
141
Abstract :
Circuit simulation is a critical bottleneck in VLSI design. The paper describes the implementation of an existing parallel switch level simulator called MIR-SIM on a shared memory multiprocessor architecture. The simulator uses a set of three different conservative protocols: the null message protocol; the conditional event protocol and the accelerated null message protocol; and combinations of the preceding two algorithms. The paper describes the implementation of these protocols to exploit shared memory features, measures their relative performance for a set of six benchmark circuits ranging in size from 3000 to almost 70000 transistors, and compares the speedup obtained by each of the three protocols
Keywords :
VLSI; circuit analysis computing; digital simulation; parallel algorithms; protocols; shared memory systems; MIR-SIM; VLSI design; accelerated null message protocol; benchmark circuits; circuit simulation; conditional event protocol; conservative protocols; critical bottleneck; null message protocol; parallel switch level circuit simulator; relative performance; shared memory features; shared memory implementation; shared memory multiprocessor architecture; speedup; transistors; Acceleration; Circuit simulation; Discrete event simulation; Memory architecture; Protocols; Size measurement; Switches; Switching circuits; Velocity measurement; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Simulation, 1998. PADS 98. Proceedings. Twelfth Workshop on
Conference_Location :
Banff, Alta.
Print_ISBN :
0-8186-8457-7
Type :
conf
DOI :
10.1109/PADS.1998.685279
Filename :
685279
Link To Document :
بازگشت