DocumentCode :
2622775
Title :
Digital architecture and interface of the new ATLAS Pixel Front-End IC for upgraded LHC luminosity
Author :
Arutinov, David ; Barbero, Marlon ; Beccherle, Roberto ; Büscher, Volker ; Darbo, Giovanni ; Ely, Robert ; Fougeron, Denis ; Garcia-Sciveres, Maurice ; Gnani, Dario ; Hemperek, Tomasz ; Karagounis, Michael ; Kluit, Ruud ; Kostyukhin, Vadim ; Mekkaoui, Abd
Author_Institution :
Institute of Physics, Bonn, 53115 Germany
fYear :
2008
fDate :
19-25 Oct. 2008
Firstpage :
1923
Lastpage :
1928
Abstract :
A new pixel Front-End Integrated Circuit is being developed in a 130nm technology for use in the foreseen b-layer upgrade of the ATLAS Pixel Detector. Development of this chip is considered as an intermediate step towards super-LHC upgrade, and also allows having a smaller radius insertable pixel layer. The higher luminosity for which this chip is tuned implies a complete redefinition of the digital architecture logic with respect to the current ATLAS pixel Front-End. The new digital architecture logic is not based on a transfer of all pixel hits to the End-of-Column, but on local pixel logic, local pixel data storage, and a new mechanism to drain triggered hits from the Double-Column. An overview of the new chip will be given with particular emphasis on the new digital logic architecture and possible variations. The new interface needed to configure and operate the chip will also be described.
Keywords :
Buffer storage; Detectors; Digital integrated circuits; Integrated circuit technology; Iron; Large Hadron Collider; Logic; Nuclear and plasma sciences; Physics; Prototypes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium Conference Record, 2008. NSS '08. IEEE
Conference_Location :
Dresden, Germany
ISSN :
1095-7863
Print_ISBN :
978-1-4244-2714-7
Electronic_ISBN :
1095-7863
Type :
conf
DOI :
10.1109/NSSMIC.2008.4774765
Filename :
4774765
Link To Document :
بازگشت