DocumentCode :
2623155
Title :
Decimal division: Algorithms and FPGA implementations
Author :
Deschamps, Jean-Pierre ; Sutter, Gustavo
Author_Institution :
Univ. Rovira i Virgili, Tarragona, Spain
fYear :
2010
fDate :
24-26 March 2010
Firstpage :
67
Lastpage :
72
Abstract :
The work reported in this paper is devoted to the FPGA implementation of decimal dividers. Two types of dividers are described. The first one implements a decimal non-restoring like algorithm and uses ripple-carry operators. For medium size operators it gives a good compromise between cost and latency. The second one implements an SRT-like algorithm and uses carry-free operators. Their latencies are close to that of a binary radix-16 divider with the same range, implemented in the same FPGA.
Keywords :
digital arithmetic; field programmable gate arrays; FPGA implementations; SRT like algorithm; decimal division; decimal nonrestoring like algorithm; ripple carry operators; Arithmetic; Costs; Delay; Field programmable gate arrays; Hardware;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic Conference (SPL), 2010 VI Southern
Conference_Location :
Ipojuca
Print_ISBN :
978-1-4244-6309-1
Type :
conf
DOI :
10.1109/SPL.2010.5483000
Filename :
5483000
Link To Document :
بازگشت