Title :
A placement tool for a NOC-based dynamically reconfigurable system
Author :
Raffo, Mario ; Filho, Jonas Gomes ; Strum, Marius ; Chau, Wang Jiang
Author_Institution :
Microeletronics Lab., Univ. of Sao Paulo, Sao Paulo, Brazil
Abstract :
In the last years, Field programmable gate-arrays (FPGAs) with partial reconfiguration capabilities have raised interest in the implementation of dynamically reconfigurable systems. It has not become a mainstream activity though, due to the lack of solid design methodologies and associated tools. One of the approaches aimed to free the designer of lower level implementation details is to use structured communication resources to provide the interaction between reconfigurable partitions (modules). The architecture of a network-on-chip (NoC) based dynamically reconfigurable system and a placement tool, which automatically places all of its modules, is presented. The tool takes the partitioned design information and the restrictions imposed by the device family architecture into consideration. The basics of the placement algorithm and a study-case as an example are presented.
Keywords :
field programmable gate arrays; logic CAD; network-on-chip; reconfigurable architectures; NOC-based dynamically reconfigurable system; dynamically reconfigurable system; field programmable gate-arrays; network-on-chip; partial reconfiguration capabilities; partitioned design information; placement tool; reconfigurable partitions; structured communication resources; Circuits; Data communication; Design automation; Design methodology; Field programmable gate arrays; Laboratories; Network-on-a-chip; Packet switching; Reconfigurable logic; Routing;
Conference_Titel :
Programmable Logic Conference (SPL), 2010 VI Southern
Conference_Location :
Ipojuca
Print_ISBN :
978-1-4244-6309-1
DOI :
10.1109/SPL.2010.5483005