• DocumentCode
    262397
  • Title

    20.4 A fully integrated single-chip 60GHz CMOS transceiver with scalable power consumption for proximity wireless communication

  • Author

    Saigusa, S. ; Mitomo, Toshiya ; Okuni, Hidenori ; Hosoya, M. ; Sai, Akihide ; Kawai, Shigeaki ; Wang, Tao ; Furuta, Mamoru ; Shiraishi, Kotaro ; Ban, Koichiro ; Horikawa, Satoshi ; Tandai, Tomoya ; Matsuo, Ryoma ; Tomizawa, Takeshi ; Hoshino, Hiroaki ; Ma

  • Author_Institution
    Toshiba, Kawasaki, Japan
  • fYear
    2014
  • fDate
    9-13 Feb. 2014
  • Firstpage
    348
  • Lastpage
    349
  • Abstract
    A fully-integrated single-chip CMOS transceiver with MAC and PHY for 60GHz proximity wireless communication is presented. A 60GHz wireless communication single-chip transceiver has not yet been reported due to large power consumption issues. However, by limiting the application to high-throughput proximity transmission, thermal issues arising in a single-chip have been overcome. A 2GHz broadband OFDM single-chip transceiver suffers from SNR degradation due to the reference clock (REFCLK) and baseband clock (BBCLK) spurs in RF/analog circuits. Low frequency spurs in the clock generator (CLKPLL) due to the mixing of the ADC/DAC sampling clock (SCLK) and other clocks such as REFCLK and BBCLK have been eliminated by careful frequency planning of those clocks. In addition to that, spur suppression in digital baseband and noise-tolerant RF/analog circuit designs are employed. The spurs have been successfully suppressed to less than -35dBc. The chip achieves a PHY data-rate of 2.35Gb/s and MAC throughput of 2.0Gb/s at a distance of 4cm. Power consumption is scalable to the throughput by the introduction of fast Sleep and Awake modes. The average power consumption at a throughput of 0.2Gb/s is reduced to 36% of that at 2.0Gb/s.
  • Keywords
    CMOS integrated circuits; OFDM modulation; radio networks; radio transceivers; ADC/DAC sampling clock; BBCLK; MAC; REFCLK; RF/analog circuits; baseband clock; broadband OFDM single chip transceiver; digital baseband; frequency 60 GHz; frequency planning; fully integrated single chip CMOS transceiver; noise tolerant RF-analog circuit designs; proximity wireless communication; reference clock; scalable power consumption; Baseband; Clocks; OFDM; Power demand; Radio frequency; Throughput; Transceivers;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2014 IEEE International
  • Conference_Location
    San Francisco, CA
  • ISSN
    0193-6530
  • Print_ISBN
    978-1-4799-0918-6
  • Type

    conf

  • DOI
    10.1109/ISSCC.2014.6757464
  • Filename
    6757464