DocumentCode :
2632898
Title :
Post-silicon bug detection for variation induced electrical bugs
Author :
Ming Gao ; Lisherness, P. ; Kwang-Ting Cheng
Author_Institution :
Electr. & Comput. Eng. Dept., Univ. of California, Santa Barbara, Santa Barbara, CA, USA
fYear :
2011
fDate :
25-28 Jan. 2011
Firstpage :
273
Lastpage :
278
Abstract :
Electrical bugs, such as those caused by crosstalk or power droop, are a growing concern due to shrinking noise margins and increasing variability. This paper introduces COBE, an electrical bug modeling technique which can be used to evaluate the effectiveness of validation tests and DfD (design-for-debug) structures for detecting these errors in post-silicon validation. COBE first uses gate-level timing details to identify critical flip-flops in which the error effects of electrical bugs are more likely to be captured. Based on RTL simulation traces, the functional tests and corresponding cycles in which these critical flip-flops incur transitions are then recorded as the potential times and locations of bug activation. These selected “bit-flips” are then analyzed through functional simulation to determine if they are propagated to an observation point for detection. Compared to the commonly employed random bit-flip injection technique, COBE provides a significantly more accurate electrical bug model by taking into account the likelihood of bug activation, in terms of both location and time, for bit-flip injection. COBE is experimentally evaluated on an Alpha 21264 processor RTL model. In our simulation-based experiments, the results show that the relative effectiveness of the tests predicted by COBE correlates very well with the tests´ electrical bug detection capability, with a correlation factor of 0.921. This method is much more accurate than the random bit-flip injection technique, which has a correlation factor of 0.482.
Keywords :
design for testability; flip-flops; integrated circuit design; integrated circuit modelling; integrated circuit testing; logic design; logic testing; Alpha 21264 processor RTL model; COBE technique; DfD structure; RTL simulation; bug activation; correlation factor; crosstalk; design-for-debug structure; error detection; flip-flop; functional simulation; functional test; gate-level timing; post-silicon bug detection; post-silicon validation; power droop; random bit-flip injection; shrinking noise margin; validation test; variation induced electrical bug; Circuit faults; Computer bugs; Correlation; Delay; Observability; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2011 16th Asia and South Pacific
Conference_Location :
Yokohama
ISSN :
2153-6961
Print_ISBN :
978-1-4244-7515-5
Type :
conf
DOI :
10.1109/ASPDAC.2011.5722197
Filename :
5722197
Link To Document :
بازگشت