• DocumentCode
    2633482
  • Title

    T-SPaCS — A two-level single-pass cache simulation methodology

  • Author

    Zang, Wei ; Gordon-Ross, Ann

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Univ. of Florida, Gainesville, FL, USA
  • fYear
    2011
  • fDate
    25-28 Jan. 2011
  • Firstpage
    419
  • Lastpage
    424
  • Abstract
    The cache hierarchy´s large contribution to total microprocessor system power makes caches a good optimization candidate. We propose a single-pass trace-driven cache simulation methodology - T-SPaCS - for a two-level exclusive instruction cache hierarchy. Instead of storing and simulating numerous stacks repeatedly as in direct adaptation of a conventional trace-driven cache simulation to two level caches, T-SPaCS simulates both the level one and level two caches simultaneously using one stack. Experimental results show T-SPaCS efficiently and accurately determines the optimal cache configuration (lowest energy).
  • Keywords
    cache storage; microcomputers; T-SPaCS; microprocessor system; two-level single-pass cache simulation methodology; Adaptation model; Algorithm design and analysis; Indexes; Mathematical model; Runtime; Space exploration; Tuning;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference (ASP-DAC), 2011 16th Asia and South Pacific
  • Conference_Location
    Yokohama
  • ISSN
    2153-6961
  • Print_ISBN
    978-1-4244-7515-5
  • Type

    conf

  • DOI
    10.1109/ASPDAC.2011.5722226
  • Filename
    5722226