DocumentCode :
2634224
Title :
SDRAM Delay Fault Modeling and Performance Testing
Author :
Hsing, Yu-Tsao ; Huang, Chun-Chieh ; Yeh, Jen-Chieh ; Wu, Cheng-Wen
Author_Institution :
Dept. of Electr. Eng., National Tsing Hua Univ., Hsinchu
fYear :
2007
fDate :
6-10 May 2007
Firstpage :
53
Lastpage :
58
Abstract :
DRAM timing parameter testing has always been considered a time-consuming process. This paper presents a systematic approach to analysis and classification of the synchronous DRAM (SDRAM) delay failure modes. Four delay fault models with March expression are proposed to cover important DRAM timing parameters. By at-speed March testing of these four types of delay faults, the authors can verify the DRAM timing specifications.
Keywords :
DRAM chips; delays; fault simulation; timing; March testing; delay fault modeling; performance testing; synchronous DRAM; Added delay; Built-in self-test; Circuit faults; Circuit testing; Clocks; Failure analysis; Impedance; Random access memory; SDRAM; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2007. 25th IEEE
Conference_Location :
Berkeley, CA
ISSN :
1093-0167
Print_ISBN :
0-7695-2812-0
Type :
conf
DOI :
10.1109/VTS.2007.56
Filename :
4209891
Link To Document :
بازگشت