DocumentCode :
2634552
Title :
An order-recursive pipelined real-time VLSI HOS engine for system-on-chip implementation
Author :
Hasan, S. M Rczaul ; Bettayeb, M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Sharjah Univ., United Arab Emirates
Volume :
4
fYear :
2003
fDate :
15-17 Oct. 2003
Firstpage :
1257
Abstract :
This paper presents a novel fully pipelined parallel processing VLSI architecture for the order-recursive estimation of higher order statistics(HOS) in real-time. Compared to other recent work in array computation of HOS this approach presents a fine-grained systolic VLSI architecture using simple arithmetic elements & delay elements. Also, compared to previous work which mostly dwelt on 4th & lower order statistics, this work presents an open ended upwardly compatible architectural engine which can generate HOS for any high order. The through-put of this proposed HOS engine is only limited by a multiplication interval. Hence using today´s deep subquarter micron CMOS process technology, through-puts in the range of 500 MHz to 1 GHz can be achieved for this HOS engine.
Keywords :
CMOS integrated circuits; VLSI; higher order statistics; parallel processing; pipeline processing; system-on-chip; systolic arrays; 500 MHz to 1 GHz; CMOS process technology; VLSI HOS engine; complementary-metal-oxide semiconductor; higher-order statistics; order-recursive pipelined real-time VLSI HOS engine; pipelined parallel processing; system-on-chip implementation; systolic array; very large scale integration; Arithmetic; CMOS process; Computer architecture; Delay; Engines; Higher order statistics; Parallel processing; Real time systems; System-on-a-chip; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2003. Conference on Convergent Technologies for the Asia-Pacific Region
Print_ISBN :
0-7803-8162-9
Type :
conf
DOI :
10.1109/TENCON.2003.1273117
Filename :
1273117
Link To Document :
بازگشت