Title :
A graph theoretic approach to minimize total wire length in channel routing
Author :
Mitra, Pralay ; Ghoshal, Nabin ; Pal, Rajat K.
Author_Institution :
Dept. of Comput. Sci. & Tech, Bengal Eng. Coll., Howrah, India
Abstract :
Minimization of total (vertical) wire length in VLSI physical design automation is one of the most important topics of current research. As fabrication technology advances, devices and interconnection wires are placed in closer proximity and circuits operate at higher frequencies. At the same time, delay is a factor that suspends a desired signal in conveying it to its destination in a proper time. This factor is directly proportional to the length of the interconnecting wire segments involved (Pal, R. K., "Multi-Layer Channel Routing: Complexity and Algorithms", Narosa Pub. House, 2000). Pal et al. (see Proc. 8th VSI/IEEE Int. Conf. on VLSI Design, p.202-7, 1995) developed a purely graph theoretic framework, designated as TAH (track assignment heuristic), for computing routing solutions using the minimum possible area. We compute routing solutions with reduced total wire length using the TAH framework. The algorithm is used for computing two-layer no-dogleg routing solutions for most of the well-known benchmark channels. The performance of our algorithm is highly encouraging.
Keywords :
VLSI; circuit layout CAD; graph theory; integrated circuit interconnections; integrated circuit layout; minimisation; network routing; VLSI physical design automation; channel routing; delay; fabrication technology; graph theory; interconnecting wire segments; total wire length minimization; track assignment heuristic; Delay effects; Design automation; Educational institutions; Fabrication; Frequency; Integrated circuit interconnections; Minimization; Routing; Very large scale integration; Wire;
Conference_Titel :
TENCON 2003. Conference on Convergent Technologies for the Asia-Pacific Region
Print_ISBN :
0-7803-8162-9
DOI :
10.1109/TENCON.2003.1273356