DocumentCode :
2641043
Title :
Using the Inter- and Intra-Switch Regularity in NoC Switch Testing
Author :
Hosseinabady, Mohammad ; Dalirsani, Atefe ; Navabi, Zainalabedin
Author_Institution :
Nanoelectronics-Center of Excellence, Tehran Univ.
fYear :
2007
fDate :
16-20 April 2007
Firstpage :
1
Lastpage :
6
Abstract :
This paper proposes an efficient test methodology to test switches in a network-on-chip (NoC) architecture. A switch in a NoC consists of a number of ports and a router. Using the intra-switch regularity among ports of a switch and inter-switch regularity among routers of switches, the proposed method decreases the test application time and test data volume of NoC testing. Using a test source to generate test vectors and scan-based testing, this methodology broadcasts test vectors through the minimum spanning tree of the NoC and concurrently tests its switches. In addition, a possible fault is detected by comparing test results using inter- or intra- switch comparisons. The logic and memory parts of a switch are tested by appropriate memory and logic testing methods. Experimental results show less test application time and test power consumption, as compared with other methods in the literature
Keywords :
boundary scan testing; integrated circuit testing; logic testing; network routing; network-on-chip; NoC switch testing; efficient test methodology; fault detection; inter-switch regularity; intra-switch regularity; logic testing; memory testing; minimum spanning tree; network-on-chip; scan-based testing; test application time; test power consumption; Broadcasting; Communication switching; Decoding; Fault detection; Logic testing; Network-on-a-chip; Packet switching; Random access memory; Routing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2007. DATE '07
Conference_Location :
Nice
Print_ISBN :
978-3-9810801-2-4
Type :
conf
DOI :
10.1109/DATE.2007.364618
Filename :
4211823
Link To Document :
بازگشت