DocumentCode :
2641447
Title :
Pipelined structure based on radix-22 FFT algorithm
Author :
Bi, Guoan ; Li, Gang
Author_Institution :
Sch. of Electr. & Electron. Eng., Nanyang Technol. Univ., Singapore, Singapore
fYear :
2011
fDate :
21-23 June 2011
Firstpage :
2530
Lastpage :
2533
Abstract :
This paper presents a single-path pipelined hardware structure for DFT computation based on the radix-22 FFT algorithm. The proposed structure requires log4N -1 complex multipliers, log2N complex adder/subtracters and 2(N -1) complex data stores. Compared with previously reported single-path pipelined structures, the number of add/subtracters is reduced by 50 percents. A realization of the delay and commutation function with RAMs is also presented for minimizing the required chip area and power assumption.
Keywords :
discrete Fourier transforms; pipeline arithmetic; random-access storage; DFT computation; RAM; complex adder-subtracters; complex multipliers; radix-22 FFT algorithm; single path pipelined hardware structure; Adders; Delay; Discrete Fourier transforms; Hardware; Periodic structures; Random access memory; Shift registers; Discrete Fourier transform; fast Fourier transform; pipelined processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics and Applications (ICIEA), 2011 6th IEEE Conference on
Conference_Location :
Beijing
ISSN :
pending
Print_ISBN :
978-1-4244-8754-7
Electronic_ISBN :
pending
Type :
conf
DOI :
10.1109/ICIEA.2011.5976018
Filename :
5976018
Link To Document :
بازگشت