DocumentCode :
2642320
Title :
ALPS: an automatic layouter for pass-transistor cell synthesis
Author :
Sasaki, Yasuhiko ; Rikino, Kunihito ; Yano, Kazuo
Author_Institution :
Central Res. Lab., Hitachi Ltd., Tokyo, Japan
fYear :
1998
fDate :
10-13 Feb 1998
Firstpage :
227
Lastpage :
232
Abstract :
The layout synthesis for pass-transistor cells (PTCs) is different from that for CMOS cells because of the various sizes of transistors used in a PTC and the imbalance in the number of pMOS and nMOS transistors. This makes it difficult to apply commonly used linear transistor placement to PTC layout. Moreover, the mixed placement with CMOS cells restricts the layout freedom of PTCs. Therefore a sandwiched selector structure and pass-transistor graph search are proposed for enabling a multi-row transistor layout and an efficient search algorithm for the diffusion layer sharing problem. Pass-transistor cells generated by ALPS (a_utomatic l_ayouter for p_ass-transistor cell s_ynthesis) are confirmed to have almost the same area density as that of manually designed cells
Keywords :
MOSFET; circuit layout CAD; search problems; ALPS; area density; automatic layouter; linear transistor placement; nMOS transistors; pMOS transistors; pass-transistor cell synthesis; pass-transistor graph search; search algorithm; Arithmetic; CMOS logic circuits; CMOS process; CMOS technology; Circuit synthesis; Laboratories; Libraries; Logic arrays; MOS devices; MOSFETs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference 1998. Proceedings of the ASP-DAC '98. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
0-7803-4425-1
Type :
conf
DOI :
10.1109/ASPDAC.1998.669451
Filename :
669451
Link To Document :
بازگشت