DocumentCode :
2643344
Title :
Working with Process Variation Aware Caches
Author :
Mutyam, Madhu ; Narayanan, Vijaykrishnan
Author_Institution :
Int. Inst. of Inf. Technol., Hyderabad
fYear :
2007
fDate :
16-20 April 2007
Firstpage :
1
Lastpage :
6
Abstract :
Deep-submicron designs have to take care of process variation effects as variations in critical process parameters result in large variations in access latencies of hardware components. This is severe in the case of memory components as minimum sized transistors are used in their design. In this work, by considering on-chip data caches, we study the effect of access latency variations on performance. We discuss performance losses due to the worst-case design, wherein the entire cache operates with the worst-case process variation delay, followed by process variation aware cache designs which work at set-level granularity. We then propose a technique called block rearrangement to minimize performance loss incurred by a process variation aware cache which works at set-level granularity. Using block rearrangement technique, we rearrange the physical locations of cache blocks such that a cache set can have its "n" blocks (assuming a n-way set-associative cache) in multiple rows instead of a single row as in the case of a cache with conventional addressing scheme. By distributing blocks of a cache set over multiple sets, we minimize the number of sets being affected by process variation. We evaluate our technique using SPEC2000 CPU benchmarks and show that our technique achieves significant performance benefits over caches with conventional addressing scheme
Keywords :
cache storage; integrated circuit design; memory architecture; microprocessor chips; transistors; SPEC2000 CPU benchmarks; block rearrangement technique; critical process parameters; deep-submicron designs; hardware components; memory components; n-way set-associative cache; on-chip data caches; process variation aware caches; process variation effects; set-level granularity; transistors; CMOS process; CMOS technology; Central Processing Unit; Circuits; Delay; Design methodology; Engineering profession; Hardware; Information technology; Performance loss;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2007. DATE '07
Conference_Location :
Nice
Print_ISBN :
978-3-9810801-2-4
Type :
conf
DOI :
10.1109/DATE.2007.364450
Filename :
4211960
Link To Document :
بازگشت