Title :
Layout-Aware Gate Duplication and Buffer Insertion
Author :
Baneres, David ; Cortadella, J. ; Kishinevsky, M.
Author_Institution :
Univ. Politecnica de Catalunya, Barcelona
Abstract :
An approach for layout-aware interconnect optimization is presented. It is based on the combination of three sub-problems into the same framework: gate duplication, buffer insertion and placement. Different techniques to control the combinatorial explosion are proposed. The experimental results show tangible benefits in delay that endorse the suitability of integrating the three sub-problems in the same framework. The results also corroborate the increasing relevance of interconnect optimization in future semiconductor technologies
Keywords :
buffer circuits; delays; dynamic programming; integrated circuit interconnections; integrated circuit layout; buffer insertion; buffer placement; gate duplication; layout-aware interconnect optimization; semiconductor technologies; Buffer storage; Delay; Dynamic programming; Explosions; Feedback; Load modeling; Logic; Repeaters; Routing; Runtime;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2007. DATE '07
Conference_Location :
Nice
Print_ISBN :
978-3-9810801-2-4
DOI :
10.1109/DATE.2007.364488