DocumentCode
2644579
Title
Reduction of Detected Acceptable Faults for Yield Improvement via Error-Tolerance
Author
Hsieh, Tong-Yu ; Lee, Kuen-Jong ; Breuer, Melvin A.
Author_Institution
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan
fYear
2007
fDate
16-20 April 2007
Firstpage
1
Lastpage
6
Abstract
Error-tolerance is an innovative way to enhance the effective yield of IC products. Previously a test methodology based on error-rate estimation to support error-tolerance was proposed. Without violating the system error-rate constraint specified by the user, this methodology identifies a set of faults that can be ignored during testing, thereby leading to a significant improvement in yield. However, usually the patterns detecting all of the unacceptable faults also detect a large number of acceptable faults, resulting in a degradation in achievable yield improvement. In this paper, the authors first provide a probabilistic analysis of this problem and show that a conventional ATPG procedure cannot adequately address this problem. The authors then present a novel test pattern selection procedure and an output masking technique to deal with this problem. The selection process generates a test set aimed to detect all unacceptable faults but as few acceptable faults as possible. The masking technique then examines the generated test patterns and identifies a list of output lines that can be masked (not observed) during testing so as to further avoid the detection of acceptable faults. Experimental results show that by employing the proposed techniques, only a small number of acceptable faults are still detected. In many cases the actual yield improvement approaches the optimal value that can be achieved
Keywords
automatic test pattern generation; fault diagnosis; fault tolerance; integrated circuit testing; integrated circuit yield; automatic test pattern generation; error tolerance; error-rate estimation; fault detection; integrated circuit yield; Circuit faults; Circuit testing; Degradation; Electrical fault detection; Estimation error; Fault detection; Fault diagnosis; Logic testing; System testing; Test pattern generators;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation & Test in Europe Conference & Exhibition, 2007. DATE '07
Conference_Location
Nice
Print_ISBN
978-3-9810801-2-4
Type
conf
DOI
10.1109/DATE.2007.364530
Filename
4212040
Link To Document