Title :
Efficient Computation of the Worst-Delay Corner
Author :
Silva, Luis Guerra e ; Silveira, L. Miguel ; Phillips, Joel R.
Author_Institution :
Cadence Labs, Lisbon
Abstract :
Timing analysis and verification is a critical stage in digital integrated circuit design. As feature sizes decrease to nanometer scale, the impact of process parameter variations in circuit performance becomes extremely relevant. Even though several statistical timing analysis techniques have recently been proposed, as a form of incorporating variability effects in traditional static timing analysis, corner analysis still is the current timing signoff methodology for any industrial design. Since it is impossible to analyze a design for all the process corners, due to the exponential size of the corner space, the design is usually analyzed for a set of carefully chosen corners, that are expected to cover all the worst-case scenarios. However, there is no established systematic methodology for picking the right worst-case corners, and this task usually relies on the experience of design and process engineers, many times leading to over design. This paper proposes an efficient automated methodology for computing the worst-delay process corners of a digital integrated circuit, given a linear parametric characterization of the gate and interconnect delays
Keywords :
delays; digital integrated circuits; integrated circuit design; statistical analysis; timing; corner analysis; digital integrated circuit design; gate delays; industrial design; interconnect delays; process parameter variations; statistical timing analysis; Circuit analysis computing; Circuit optimization; Delay estimation; Digital integrated circuits; Fabrication; Integrated circuit interconnections; Process design; Statistical distributions; Timing; Upper bound;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2007. DATE '07
Conference_Location :
Nice
Print_ISBN :
978-3-9810801-2-4
DOI :
10.1109/DATE.2007.364533