• DocumentCode
    2644707
  • Title

    Joint Consideration of Fault-Tolerance, Energy-Efficiency and Performance in On-Chip Networks

  • Author

    Ejlali, Alireza ; Al-Hashimi, Bashir M. ; Rosinger, Paul ; Miremadi, Seyed Ghassem

  • Author_Institution
    Dept. of Comput. Eng., Sharif Univ. of Technol., Tehran
  • fYear
    2007
  • fDate
    16-20 April 2007
  • Firstpage
    1
  • Lastpage
    6
  • Abstract
    High reliability against noise, low energy consumption and high performance are key objectives in the design of on-chip networks. Recently some researchers have considered the various trade-offs between two of these objectives. However, as we will argue later, the three design objectives should be considered jointly and simultaneously. The first aim of this paper is to analyze the impact of various error-control schemes on the simultaneous trade-off between reliability, performance and energy when voltage swing varies. We provide a detailed comparative analysis of the error-control schemes using analytical models and SPICE simulations. The second aim of this paper is to analyze the impact of noise power and time constraint on the effectiveness of error-control schemes, which have not been addressed in previous studies
  • Keywords
    SPICE; error correction; fault tolerance; integrated circuit reliability; low-power electronics; network-on-chip; SPICE simulations; analytical models; energy efficiency; error control schemes; fault tolerance; high performance; joint consideration; low energy consumption; on chip networks; reliability; Analytical models; Energy consumption; Energy efficiency; Error analysis; Fault tolerance; Network-on-a-chip; Performance analysis; SPICE; Time factors; Voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design, Automation & Test in Europe Conference & Exhibition, 2007. DATE '07
  • Conference_Location
    Nice
  • Print_ISBN
    978-3-9810801-2-4
  • Type

    conf

  • DOI
    10.1109/DATE.2007.364538
  • Filename
    4212048