Title :
Transistor permutation for better transistor chaining
Author :
Chen, Xun ; Zhu, Jianwen
Author_Institution :
Sch. of Comput., Nat. Univ. of Defence Technol., Changsha, China
Abstract :
Custom layout design style remains to be an effective way of improving and differentiating the performance of integrated circuits. In this paper, we revisit the classic problem of transistor chaining, a key step in transistor level layout generation and report a systematic method for permutating transistors in a circuit topology such that without altering its logic function, the chance of finding transistor chains with minimum number of diffusion breaks is increased. The results on nontrivial circuits show that our algorithm can consistently outperform the best reported results in the literature.
Keywords :
integrated circuit layout; logic circuits; network topology; transistors; circuit topology; integrated circuits layout design; logic function; nontrivial circuits; transistor chaining; transistor permutation; Application specific integrated circuits; Bipartite graph; Circuit synthesis; Circuit topology; Integrated circuit layout; Logic circuits; Logic functions; Microprocessors; Upper bound; Wire; Transistor chaining; abutment upper bound; bipartite graph; transistor permutation;
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
DOI :
10.1109/ASICON.2009.5351226