DocumentCode :
2650138
Title :
A scan chains combined-balance strategy for hierarchical SoC DFT
Author :
Zhang, Jinyi ; Zhang, Dong ; Yang, Xiaodong ; Yang, Yi
Author_Institution :
Key Lab. of Adv. Displays & Syst. Applic., Shanghai Univ., Shanghai, China
fYear :
2009
fDate :
20-23 Oct. 2009
Firstpage :
617
Lastpage :
620
Abstract :
Intellectual property (IP) cores reused technology improves system-on-a-chip (SoC) design productivity. However, with more IP cores embedded in the deeper levels, the hierarchical architecture of SoC becomes complex, which also makes the test difficult. A scan chains combined-balance (SCCB) strategy is proposed in this paper to reconfigure and balance the scan chains, which helps reduce test time and overhead. The SCCB strategy is different from the traditional test method, wherein the test access mechanism (TAM) and Scheduling are established as a virtual flattened form. We take experiments to verify the SCCB strategy based on the ITC´02 benchmarks. The experimental results show that the SCCB strategy is effective.
Keywords :
design for testability; scheduling; system-on-chip; ITC´02 benchmarks; design-for-testability; hierarchical SoC DFT; intellectual property cores; scan chains combined-balance strategy; scheduling; system-on-a-chip design productivity; test access mechanism; virtual flattened architecture; Benchmark testing; Design for testability; Intellectual property; Productivity; System-on-a-chip; DFT; SCCB; SoC; hierarchical structure;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
Type :
conf
DOI :
10.1109/ASICON.2009.5351321
Filename :
5351321
Link To Document :
بازگشت