Title :
Address bus encoding techniques for system-level power optimization
Author :
Benini, Luca ; De Micheli, Giovanni ; Macii, Enrico ; Sciuto, Donatella ; Silvano, Cristina
Author_Institution :
Comput. Syst. Lab., Stanford Univ., CA, USA
Abstract :
The power dissipated by system-level buses is the largest contribution to the global power of complex VLSI circuits. Therefore, the minimization of the switching activity at the I/O interfaces can provide significant savings on the overall power budget. This paper presents innovative encoding techniques suitable for minimizing the switching activity of system-level address buses. In particular, the schemes illustrated here target the reduction of the average number of bus line transitions per clock cycle. Experimental results, conducted on address streams generated by a real microprocessor, have demonstrated the effectiveness of the proposed methods
Keywords :
VLSI; circuit optimisation; integrated circuit design; microprocessor chips; redundancy; I/O interfaces; address bus encoding techniques; address streams; bus line transitions; complex VLSI circuits; global power; power budget; switching activity; system-level address buses; system-level power optimization; Bandwidth; Capacitance; Circuits; Clocks; Encoding; Laboratories; Microprocessors; Minimization; Reflective binary codes; Very large scale integration;
Conference_Titel :
Design, Automation and Test in Europe, 1998., Proceedings
Conference_Location :
Paris
Print_ISBN :
0-8186-8359-7
DOI :
10.1109/DATE.1998.655959