Title :
Speedup analysis of data-parallel applications on Multi-core NoCs
Author :
Chen, Xiaowen ; Lu, Zhonghai ; Jantsch, Axel ; Chen, Shuming
Abstract :
As more computing cores are integrated onto a single chip, the effect of network communication latency is becoming more and more significant on multi-core network-on-chips (NoCs). For data-parallel applications, we study the model of parallel speedup by including network communication latency in Amdahl´s law. The speedup analysis considers the effect of network topology, network size, traffic model and computation/communication ratio. We also study the speedup efficiency. In our multi-core NoC platform, a real data-parallel application, i.e. matrix multiplication, is used to validate the analysis. Our theoretical analysis and the application results show that the speedup improvement is nonlinear and the speedup efficiency decreases as the system size is scaled up. Such analysis can be used to guide architects and programmers to improve parallel processing efficiency by reducing network latency with optimized network design and increasing computation proportion in the program.
Keywords :
multiprocessing systems; network topology; network-on-chip; parallel processing; Amdahl´s law; computation/communication ratio; computing cores; data-parallel applications; multicore NoCs; multicore network-on-nhips; network communication latency; network design; network size; network topology; parallel processing efficiency; parallel speedup; single chip; speedup analysis; speedup efficiency; traffic model; Computational modeling; Computer networks; Data analysis; Delay; Network topology; Network-on-a-chip; Parallel processing; Programming profession; Telecommunication traffic; Traffic control; NoC; communication; multi-core; speedup;
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
DOI :
10.1109/ASICON.2009.5351597