DocumentCode :
2658196
Title :
SystemC opportunities in chip design flow
Author :
Yarom, Itai ; Glasser, Gabi
Author_Institution :
LAN Access Div., Intel Design Center, Jerusalem, Israel
fYear :
2004
fDate :
13-15 Dec. 2004
Firstpage :
507
Lastpage :
510
Abstract :
Moore´s law predicts that the number of transistors in a system will double every 18 months. However, in order to take advantage of the chip technology progress, the same progress needs to be made in the chip design process. The paper focuses on the benefit of SystemC technology in order to close this gap. We present research done in the Intel Development Center (IDC) with Tel-Aviv University (TAU) and Jerusalem College of Technology (JCT). The research explores different usages of SystemC in design and verification flow, which includes soft system verification (early in the design flows), architecture tradeoffs and a flow of SystemC to gate-level flow.
Keywords :
C++ language; electronic design automation; integrated circuit design; program verification; software libraries; C++ class library; Intel Development Center; Moore law; SystemC; architecture tradeoff; chip design flow; chip technology; gate-level flow; soft system verification; Chip scale packaging; Digital signal processing; Educational institutions; Hardware design languages; Investments; Libraries; Local area networks; Logic; Mathematical model; Moore´s Law;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2004. ICECS 2004. Proceedings of the 2004 11th IEEE International Conference on
Print_ISBN :
0-7803-8715-5
Type :
conf
DOI :
10.1109/ICECS.2004.1399729
Filename :
1399729
Link To Document :
بازگشت