DocumentCode :
2662779
Title :
Double precision floating-point arithmetic on FPGAs
Author :
Paschalakis, Stavros ; Lee, Peter
Author_Institution :
VI-Lab, Mitsubishi Electr. ITE BV, Japan
fYear :
2003
fDate :
15-17 Dec. 2003
Firstpage :
352
Lastpage :
358
Abstract :
We present low cost FPGA floating-point arithmetic circuits for all the common operations, i.e. addition/subtraction, multiplication, division and square root. Such circuits can be extremely useful in the FPGA implementation of complex systems that benefit from the reprogrammability and parallelism of the FPGA device but also require a general purpose arithmetic unit. While previous work has considered circuits for low precision floating-point formats, we consider the implementation of 64-bit double precision circuits that also provide rounding and exception handling.
Keywords :
field programmable gate arrays; floating point arithmetic; large-scale systems; 64 bit double precision circuits; FPGA; complex systems; field programmable gate arrays; floating point arithmetic circuits; general purpose arithmetic unit; Application software; Circuits; Computer vision; Costs; Electronics packaging; Field programmable gate arrays; Floating-point arithmetic; Hardware; Parallel processing; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology (FPT), 2003. Proceedings. 2003 IEEE International Conference on
Print_ISBN :
0-7803-8320-6
Type :
conf
DOI :
10.1109/FPT.2003.1275775
Filename :
1275775
Link To Document :
بازگشت