Title :
Exploiting system-level parallelism in the application development on a reconfigurable computer
Author :
El-Araby, Esam ; Taher, Mohamed ; Gaj, Kris ; El-Ghazawi, Tarek ; Caliga, David ; Alexandridis, Nikitas
Author_Institution :
George Washington Univ., Washington, DC, USA
Abstract :
Reconfigurable Computers (RCs) can leverage the synergism between conventional processors and FPGAs to provide low-level hardware functionality at the same level of programmability as general-purpose computers. In a large class of applications, the total I/O time is comparable or even greater than the computations time. As a result, the rate of the DMA transfer between the microprocessor memory and the on-board memory becomes the performance bottleneck even on RCs. In this paper, we perform a theoretical and experimental study of this specific performance limitation for the state-of-the art reconfigurable platform, SRC-6E. We demonstrate and quantify the possible solution to this problem that exploits the system-level parallelism within the reconfigurable machine.
Keywords :
computation theory; microcomputers; microprocessor chips; reconfigurable architectures; DMA transfer; FPGA; I/O time; computation time; field programmable gate arrays; hardware functionality; microprocessor memory; onboard memory; reconfigurable computer; reconfigurable machine; state of the art reconfigurable platform; system level parallelism; Application software; Computer architecture; Computer hacking; Concurrent computing; Field programmable gate arrays; Hardware; Logic programming; Microprocessors; Parallel processing; Tiles;
Conference_Titel :
Field-Programmable Technology (FPT), 2003. Proceedings. 2003 IEEE International Conference on
Print_ISBN :
0-7803-8320-6
DOI :
10.1109/FPT.2003.1275798