DocumentCode :
2663753
Title :
Soft-core reduction methodology for SIMD architecture: OPENRISC case study
Author :
Dammak, Bouthaina ; Baklouti, Mouna ; Abid, Mohamed
Author_Institution :
ENIS Sch., CESlab, Sfax Univ., Sfax, Tunisia
fYear :
2010
fDate :
14-15 Dec. 2010
Firstpage :
43
Lastpage :
48
Abstract :
Multi-Processor Systems on Chip (MPSoCs) have been proposed as a promising solution for the increasing demand of computational power required for recent application. The parallelization through SIMD (single instruction/multiple data) architectures has been a proven solution to speed up the processing of the recent application that exhibit massive amounts of data parallelism. The level of parallelism impacts the SIMD architecture performance and it is closely related to the design of the processing element. In this context this paper presents a new design methodology of designing processing element for SIMD architecture. The scope of this work is to reduce the pipeline stages of the soft-core processor to reduce the size of the PEs and so that to built up a high level parallelism architecture.
Keywords :
integrated circuit design; system-on-chip; MPSoC; OPENRISC case study; SIMD architecture; data parallelism; multi-processor systems on chip; single instruction/multiple data architectures; soft-core reduction methodology; Arrays; Field programmable gate arrays; Parallel algorithms; Pipelines; Random access memory; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Test Workshop (IDT), 2010 5th International
Conference_Location :
Abu Dhabi
Print_ISBN :
978-1-61284-291-2
Electronic_ISBN :
978-1-61284-290-5
Type :
conf
DOI :
10.1109/IDT.2010.5724405
Filename :
5724405
Link To Document :
بازگشت