DocumentCode :
2665818
Title :
A low-voltage current sorting circuit based on 4-T min-max CMOS switch
Author :
Madrenas, Jordi ; Fernandez, Diego ; Cosp, Jordi
Author_Institution :
Dept. of Electron. Eng., Univ. Politec. de Catalunya (UPC), Barcelona, Spain
fYear :
2010
fDate :
12-15 Dec. 2010
Firstpage :
351
Lastpage :
354
Abstract :
A low-voltage, compact and fast circuit for sorting currents is reported. It is based on an enhanced four-transistor (4-T) min-max CMOS switch to reduce the switch voltage drop. The inherent avoidance of mirroring that produces mismatch is extended to the whole sorting circuit, while keeping the voltage drop to very low levels. The sorted output currents are by construction equal to the input currents, so errors can be greatly reduced compared to other approaches. Simulations show that, for a 0.35 μm technology, a three-stage cascade operates correctly at VDD = 1.2 V, being each stage voltage drop tens of mV.
Keywords :
CMOS analogue integrated circuits; CMOS digital integrated circuits; cascade networks; current-mode circuits; low-power electronics; semiconductor switches; sorting; 4-T min-max CMOS switch; four-transistor min-max CMOS switch; low-voltage current sorting circuit; size 0.35 mum; three-stage cascade system; voltage drop; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2010 17th IEEE International Conference on
Conference_Location :
Athens
Print_ISBN :
978-1-4244-8155-2
Type :
conf
DOI :
10.1109/ICECS.2010.5724525
Filename :
5724525
Link To Document :
بازگشت